

#### SOFTWARE UART EXAMPLES

#### **Relevant Devices**

This application note applies to the following devices:

C8051F000, C8051F001, C8051F002, C8051F005, C8051F006, C8051F010, C8051F011, C8051F012, C8051F015, C8051F016, C8051F017, C8051F220, C8051F221, C8051F226, C8051F230, C8051F231, C8051F236.

#### Introduction

This application note presents a discussion about software UART implementation on C8051Fxxx devices. Two complete examples are given: a C program using the PCA as the baud rate source, and an assembly program using Timer 0 as the baud rate source.

# **Key Features**

The two software examples were designed to closely mimic the hardware UART while still preserving hardware resources and CPU bandwidth. The following is a list of key features found in both examples:

- An interface similar to the hardware UART, with user-level transmit and receive interrupts.
- Interrupt or polled mode access support.
- Full-duplex communication up to 57.6 kbps using an 18.432 MHz clock source.
- State-based, interrupt-driven implementation, requiring minimal CPU overhead.
- Minimal hardware usage:
  - 'C' example uses two PCA modules.
  - Assembly example uses Timer 0 in Mode 3.

# **Implementation Options**

The essential trade-off to consider when implementing a software UART (SW UART) is between hardware usage and speed/efficiency. Designs that utilize more hardware are likely to consume less CPU bandwidth and allow higher bit rates. This trade-off is discussed below.

#### **Baud Rate Sources**

An interrupt must be generated for each bit that is transferred; at a full-duplex 115.2 kbps, that's an interrupt every 4.3 µs. The method of generating these interrupts (baud rate source) determines to a large extent how much overhead the implementation consumes. Available options include: 8-bit timers, 16-bit timers, and the Programmable Counter Array (PCA). Note that for full-duplex operation, two baud rate sources are required (one each for transmit and receive).

The use of 8-bit timers allows one of the 16-bit hardware timers to be used for both transmit and receive baud rate generation. Timer 0 offers this capability in Mode 3. Note that when Timer 0 is in this mode, Timer 1 functionality is reduced; however, Timer 1 may still provide baud rate generation for the hardware UART (HW UART). Using 8-bit timers preserves hardware resources, but does introduce some overhead and latency issues. These issues are discussed in Example 2.

An alternative to the above solution is the use of 16-bit auto-reload timers. In this case two of the 16 bit hardware timers are occupied by the SW UART-one for transmit and one for receive. Any of the available timers will suffice, but the auto-reload feature on Timer 2 and Timer 3 reduces overhead, and eliminates any interrupt latency issues. Additionally, 16-bit timers support a wider range of baud rates.

The Programmable Counter Array (PCA) also provides an excellent solution for the SW UART, as demonstrated in the provided 'C' example. The PCA consists of a dedicated 16-bit counter/timer and five 16-bit capture/compare modules. Each of these modules may be configured to trigger an interrupt when the PCA counter matches the associated compare module's contents. Since the PCA counter runs uninterrupted, this solution avoids the problem of accumulated interrupt latency. The PCA implementation is not available on C8051F2xx devices.

#### Additional Considerations

Each of the above timer sources may be clocked by SYSCLK or an external signal. In the provided examples, baud rate sources are clocked by SYSCLK, which is derived from an external 18.432 MHz crystal. Any baud rate/crystal frequency combination is allowed, though software overhead limits the maximum baud rate-to-SYSCLK ratio.

START bit detection is also a concern for the SW UART receiver. C8051F00x and C8051F01x devices offer many external interrupt sources, several of which can be configured to detect falling edges. Both example programs utilize external interrupts for START detection.

# Example 1: Programmable Counter Array Implementation

Example 1 uses two PCA modules to generate the receive and transmit baud rates (modules 0 and 1, respectively). The modules are configured in software timer mode to generate baud rate interrupts. An introduction to the PCA can be found in AN007.

#### **Program Structure**

In software timer mode, the PCA can generate an interrupt when the PCA counter matches a value in of one of the compare modules. Since the PCA counter runs uninterrupted, the modules can be updated each bit time to accurately produce the next bit time. In addition, the PCA offers a capture function that is useful in START bit detection.

The PCA modules may be routed via the crossbar to external signals. These signals (called CEXn for module n) can be used to trigger PCA counter captures. This feature is exploited in the SW UART receiver. START bit recognition is accomplished with module 0 configured to capture the PCA counter contents upon a falling edge on the RX pin. This function offers two benefits: (1) START bit detection is easily accomplished; and (2) since the capture is performed immediately as the edge is detected, the bit sample timing is immune to interrupt latency.

# *Implementation*

The transmit and receive operations for Example 1 are implemented as two independent state



Figure 1. Transmit and Receive State Machines



machines in the PCA ISR. The state machines are illustrated in Figure 1.

#### **Receive State Machine**

When the SW UART is initialized, the PCA module 0 is configured for negative-edge capture mode. Its input, CEX0, is routed via the crossbar to a GPIO pin (P0.2, SW\_RX). With the state machine in State 0, an interrupt is generated when a falling edge is detected on SW\_RX. Since the module is in capture mode, the contents of the PCA counter are loaded into the module 0 capture registers. Note that this value is independent of interrupt latency. Module 0 is switched to software timer

mode after the START bit is detected, and 3/2 bittime is added to the module 0 capture register. The extra 1/2 bit-time is used only after the start bit is detected, so that sampling will occur during the middle of the next bit period (see Figure 2). When the PCA counter reaches the value held in the module 0 capture registers, the first bit-sampling interrupt (LSB in this case) occurs.

States 1-8 execute on module match interrupts. In each state, bits are sampled from SW\_RX and shifted into the RXSHIFT variable. The PCA module 0 contents are updated in each state to provide the next bit-time interrupt (1 bit time is added

Figure 2. SW UART Bit Timing



to the compare registers). The state variable is also incremented.

State 9 captures the STOP bit, posts SRI, and Figure 3. Example 1 User-Level Polled returns the receiver to Idle state.

#### **Transmit State Machine**

A user initiates a transmit by forcing a PCA module 1 interrupt (setting CCF1=1). In State 0, the TX pin is forced low to generate the START condition. The PCA counter is read, and this value plus one bit-time is loaded into to the module 1 capture registers. Note that a few SYSCLKs will pass between the time the START bit is generated and when the PCA counter is read. This is the only instance in Example 1 where interrupt latency affects the bit time. The effect is negligible (worst case  $\sim 1/16$  bit-time for 57.6 kbps and an 18.432 MHz SYSCLK).

States 1-9 are executed on module match interrupts. In each state, a bit is shifted out of the LSB of TDR, and a '1' shifted in the MSB of TDR to represent the STOP bit. One bit time is added to the PCA module 1 capture registers to generate the next bit time. After 9 shifts, the data byte + STOP bit have been transmitted. The Transmit Complete indicator (STI) is set, the Transmit Busy indicator (STXBSY) is cleared, and the TX state variable is reset.

### **Program Interface**

The SW UART supports both polled and interruptdriven interfacing. Polled support is configured by disabling user-level interrupts (SES=0). The transmit and receive indicators (STI and SRI, respectively) can then be polled for transfer completions.

The initialization and polled mode programming procedure for Example 1 is shown in Figure 3.

**Mode Interface** 





The initialization routine, SW\_UART\_INIT, configures the PCA, interrupts, and state variables for use in the SW UART. The SW\_UART\_ENABLE routine enables the SW UART. The SREN bit must be set to enable the receiver. Note that the TIME\_COUNT constant is calculated by the software from the BAUD\_RATE and SYSCLK constants.

Figure 4. Example 1 User-Level Interrupt Mode Interface



To use the software in interrupt mode, set SES=1. The programming procedure for interrupt mode is shown in Figure 4.

If user-level interrupt support is enabled (SES=1), an IE7 interrupt is generated each time a transmit or receive is completed. As with the hardware UART, user software must check the transmit/receive complete flags to determine the source of the interrupt. In the event that a transmit and receive are completed simultaneously, the user software will receive only one interrupt. The IE7 ISR must be capable of handling this situation. Two options are available: (1) service both transmit and receive in the same ISR execution, or (2) service one (STI or SRI) and force an interrupt so that the ISR is called again to service the other. The second option is recommended to minimize ISR execution time

Test code is provided to interface the SW UART with the HW UART. Connect jumper wires as shown in Figure 5.

Figure 5. Example 1 Test Configuration



The test code routines configure and enable the HW UART in Mode 1 using Timer 1 as the baud rate source. Timer 1 is also configured. Different baud rates and crystals may be tested by changing the BAUD\_RATE and SYSCLK constants. Both HW and SW UART baud rate counts are calculated by the software from these constants. The testing routines transmit 15 characters in both directions.



To test the SW UART in polled mode, comment the line

```
; INTERRUPT TEST();
```

and uncomment the line

```
POLLED_TEST();
```

Reverse the above steps to test the SW UART in interrupt mode. Uncomment the line

```
INTERRUPT TEST();
```

And comment the line

```
; POLLED TEST();
```

The longest states in Example 2 require 113 SYSCLKs (TX States 1-9). For an 18.432 MHz crystal, a SW UART transmit or receive operation will require a worst case 6 µs per bit transferred (113\*T<sub>SYSCLK</sub>). At 57.6 kbps, that's ~35% of CPU bandwidth for a transmit or receive (70% for full-duplex). For the Example 1 software compiled with the Keil compiler, the full-duplex overhead may be approximated by the following equation:

FD Overhead(%) 
$$\sim$$
 = BAUD RATE/81,000

Per the above equation, baud rates above 80 kbps are not supported for full duplex operation. The overhead penalty is only incurred while the SW UART is performing a transfer. The code listing begins on page 10.

# Example 2: 8-Bit Timer Implementation

In Example 1 the SW UART uses Timer 0 in Mode 3. In this mode, Timer 0 is split into two 8-bit timers: one is used for transmitting and one for receiving. TL0 is used as the receive timer; TH0 is used as the transmit timer

With Timer 0 in Mode 3, Timer 1 may not set the TF1 flag, generate an interrupt, or be clocked by external signals. However, Timer 1 may still operate as a baud rate generator for the HW UART if configured in Mode 2 (8-bit timer w/auto-reload). While Timer 0 is in Mode 3, Timer 1 may be enabled/disabled through its mode settings. Timer 1 is disabled in Mode 3, and enabled in all other modes.

With Timer 1 as the HW UART baud rate source, this solution is perhaps the most efficient use of hardware resources. The downside is increased software overhead (relative to the 16-bit timer solution). Timer 0 Mode 3 does not offer auto-reload capabilities; the manual timer reload requires a 16-bit move in each interrupt service routine (ISR) iteration. In addition, interrupt latency will affect the bit-time accuracy. A correction constant can be factored into the timer preload values to compensate for typical interrupt latency, but variations in interrupt latency are unaccounted for.

Slower baud rates may require more than 8-bits of timer counts for each bit time. With SYSCLK at 18.432 MHz and Timer 0 in SYSCLK/1 mode, baud rates below 72 kbps require more than 256 timer counts. Available options include:

- 1) Use Timer 0 in SYSCLK/12 mode. Slower baud rates may be achieved with 8 bits, but standard baud rate/SYSCLK combinations are more difficult to obtain.
- 2) Use Timer 0 in SYSCLK/1 mode, and keep an upper timer byte manually in the timer ISR. Note that this method will generate an interrupt every 256 SYSCLKs for each transmit and receive, regardless of the baud rate (an interrupt each time the lower 8-bits overflow). The Example 2 software demonstrates option #2.

## **Program Structure**

The transmit and receive operations for Example 2 are implemented as two independent state



machines in the Timer 0 and Timer 1 ISRs (see Figure 1 on page 3). The Timer 0 ISR is used to manage the receive state machine; the Timer 1 ISR manages the transmit state machine. The /INT0 ISR starts the receive state machine, but is disabled when the receive state is non-zero.

The SW UART receiver captures the START bit using an external interrupt source, /INT0, configured for active-low edge-sensitive input. The /INT0 interrupt is enabled when waiting for a START bit, and disabled during transfers. /INT0 is routed to the GPIO pins via the crossbar. Details on crossbar configuration can be found in AN001.

Since all timer loading is performed manually in the ISR, interrupt latency must be compensated for. A 'slop constant' is subtracted from each timer preload value to adjust for this interrupt latency and code executed between the timer overflow and the operation of reloading the new timer values. These constants are independent of the SYSCLK frequency or baud rate; however, they do not account for variations in interrupt latency.

# *Implementation*

NOTE: For this discussion, assume the baud rate is slow enough that the 8-bit timers are not sufficient. The direct RAM bytes labeled BCRHI and BCTHI are used to manually keep the upper bytes for the receive and transmit timers, respectively.

#### **Transmit State Machine**

When the SW UART is initialized and enabled, the TX interrupt is set pending but still disabled. The user initiates the transfer by enabling the transmit interrupt (Note that TH0, the upper byte of Timer 0, generates the TX interrupts).

In State 0, the TX pin is asserted low to produce the START condition, and the timer is loaded with 1 bit time to produce the next interrupt.

```
; Load high byte into BCTHI
mov BCTHI, #HIGH(TX_BT);
; Load low byte into TH0
```

mov THO, #-LOW(TX BT);

Notice that BCTHI is loaded with the unsigned bittime high byte, but TH0 is loaded with the negative of the bit-time low byte. This is because Timer 0 (as all hardware timers) is an up-counter, while BCTHI counts down. TH0 will overflow and generate an interrupt as it overflows from 0xFF to 0x00; BCTHI is decremented upon each interrupt, and indicates a bit time when it equals zero.

For States 1-9, one state is executed each time BCTHI reaches zero. In each State, the LSB of the Transmit data register (TDR) is shifted onto the TX pin. The TX timer is loaded with 1 bit time, and a '1' is shifted into the MSB of TDR to represent the STOP bit in State 9 (TDR should hold 0xFF after the transfer is complete).

State 10 sets the Transmit Complete indicator (STI), clears the Transmit Busy indicator (STX-BSY), and triggers an IE7 interrupt if user-level interrupt support is enabled.

#### **Receive State Machine**

In State 0, /INT0 is used as the RX input (configured falling-edge active, HIGH priority). An /INT0 interrupt means a START condition has been detected. The /INT0 ISR loads the RX timer (TL0 + BCRHI) with 3/2 bit-time (see Figure 2). BCRHI is decremented each time TL0 overflows.

States 1-8 execute when BCRHI reaches zero. In each state, the SW\_RX pin is sampled and shifted into the LSB of the RXSHIFT variable. The RX timer is also reloaded to generate the next sampling time. State 9 captures the STOP bit, but framing error detection is not provided (the STOP bit polarity is not checked). If user-level interrupts are enabled, this state enables and triggers the IE7 interrupt.

# Program Interface

Example 2 supports both polled and interrupt driven interfacing. The initialization ritual and programming procedure for polled mode is shown in



Figure 6. The TIME\_COUNT constant must be explicitly defined in this example.

Figure 6. Example 2 User-Level Polled Mode Interface



Figure 7 shows the IE7 ISR programming sequence for interrupt mode. Note that the receive operation is serviced first, since it is the most sensitive to latency.

Figure 7. Example 2 User-Level Interrupt Interface



To handle the situation of a transmit and receive completing simultaneously, this example services one function and re-triggers itself to service the other.

Test code is provided. To test the polled mode code, in the MAIN routine uncomment the line

```
ajmp PolledRX PolledTX
```

and comment the line

```
; ajmp InterruptRX InterruptTX
```

To run the interrupt mode test code, reverse the above steps. Comment the line

```
; ajmp PolledRX PolledTX
```

and uncomment the line

```
ajmp InterruptRX InterruptTX
```

Adding a jumper wire between SW\_GPIO\_TX and SW\_GPIO\_RX provides quick and easy evaluation of the SW UART. Note that this evaluation method is only useful with the interrupt mode test code.

With a SYSCLK of 18.432 MHz, the software given in Example 2 operates in full-duplex at a maximum of 57.6 kbps. The code listing begins on page 21.



```
//-----
//
// Copyright 2003 Cygnal, Inc.
//
// FILE NAME: AN015 1.c
// TARGET DEVICE: C8051F00x, C8051F01x
// CREATED ON: 03/10/01
// CREATED BY: JS
// Software UART program, using PCA as baud rate source.
// PCA module 0 is used as receive baud rate source and START detector. For START
// detection, module 0 is configured in negative-edge capture mode. For all other
// SW UART operations, module 0 is configured as a software timer. Module match
// interrupts are used to generate the baud rate. Module 1 generates the transmit
// baud rate in software timer mode.
// Code assumes an external crystal is attached between the XTAL1 and XTAL2 pins.
// The frequency of the external crystal should be defined in the SYSCLK constant.
//
// INITIALIZATION PROCEDURE:
// 1) Define SYSCLK according to external crystal frequency.
// 2) Define desired BAUD RATE.
// 3) Call SW_UART_INIT().
// 4) Set SREN to enable SW UART receiver.
// 5) Set SES only if user-level interrupt support is desired.
// 6) Call SW UART ENABLE().
//
// TO TRANSMIT:
// 1) Poll STXBSY for zero.
// 2) Write data to TDR.
// 3) Set CCF1 to initiate transmit.
// 4) STI will be set upon transmit completion. An IE7 interrupt is generated if
//
   user-level interrupts are enabled.
//
// TO RECEIVE:
// 1) If in polled mode, poll SRI. If in interrupt mode, check SRI in IE7 Interrupt
// Service Routine.
// 2) Read data from RDR.
// Test code is included, for both polled and interrupt mode. Test code assumes
// the HW UART pins and SW UART pins are connected externally:
// P0.0 (HW UART TX) -> P0.3 (SW UART RX)
// P0.1 (HW UART RX) -> P0.2 (SW UART TX)
// To use the test code in polled mode, comment out the call to the INTERRUPT TEST()
// at the bottom of the main routine, and uncomment the call to POLLED TEST(). To
// test the interrupt mode, comment out the POLLED TEST() call and uncomment the
// INTERRUPT TEST() call.
//
// The test routines configure the HW UART to operate with Timer 1 as the baud rate
// source. The Timer 1 preload values are auto-calculated from the SYSCLK and BAUD RATE
// constants.
//
//-----
// Includes
//----
#include <c8051f000.h>
                                        // SFR declarations
//-----
// Global CONSTANTS
```



```
//-----
#define
      BAUD RATE
                      57600
                                      // User-definable SW UART baud rate
#define SYSCLK
                      18432000
                                      // System clock derived from
                                       // 18.432MHz XTL
#define
       TIME COUNT
                      SYSCLK/BAUD RATE/4 // Number of PCA counts for one
                                       \ensuremath{//} bit-time. (PCA configured to count
                                       // SYSCLK/4)
                      TIME_COUNT*3/2
      TH TIME COUNT
#define
                                       // 3/2 bit-time, for use after receiving
                                       \ensuremath{//} a START bit. RX should be LOW for one
                                       // bit-time after the edge of the START,
                                       // and the first bit sample starts in
                                       // the middle of the next bit-time.
      HW TIME COUNT
                      SYSCLK/BAUD RATE/16 // Time count for HW UART baud rate
#define
                                       // generation. Auto-calculated from the
                                       // SYSCLK and BAUD RATE constants
                                       // defined above.
//-----
//Global VARIABLES
//-----
                                       // SW UART Receive Complete Indicator
bit SRI;
bit STI;
                                       // SW UART Transmit Complete Indicator
bit STXBSY;
                                       // SW UART TX Busy flag
                                       // SW UART RX Enable
bit SREN;
bit SES;
                                       // SW UART User-level Interrupt
                                       // Support Enable
sbit SW RX = P0^2;
                                       // SW UART Receive pin
                                       // SW_UART Transmit pin
sbit SW TX = P0^3;
char TDR;
                                       // SW UART TX Data Register
char RDR;
                                       // SW UART RX Data Register (latch)
// Test Variables
char k, m;
                                       // Test indices.
char idata SW BUF[20];
                                       // SW UART test receive buffer.
bit HW DONE;
                                       // HW transfer complete flag
                                       // (15 characters transmitted.)
bit SW DONE;
                                       // SW transfer complete flag
                                       // (15 characters transmitted.)
//-----
// Function PROTOTYPES
//-----
void SW UART INIT();
                                       // SW UART initialization routine
void SW UART ENABLE();
                                       // SW UART enable routine
void PCA ISR();
                                       // SW UART interrupt service routine
void INTERRUPT TEST(void);
                                       // SW UART test routine (interrupt mode)
void POLLED TEST(void);
                                       // SW UART test routine (polled mode)
void USER ISR(void);
                                       // SW UART test interrupt service
                                       // routine
void HW UART INIT(void);
                                       // HW UART initialization and setup
```



```
// routine
void HW UART ISR(void);
                                      // HW UART interrupt service routine
//-----
// MAIN Routine
//-----
// - Disables Watchdog Timer
// - Configures external crystal; switches SYSCLK to external crystal when stable.
// - Configures crossbar and ports.
// - Initializes and enables SW UART.
// - Calls Test Routines.
//
void MAIN (void) {
  int delay;
                                      // Delay counter.
  OSCXCN = 0x66;
                                      // Enable external crystal
                                      // disable watchdog timer
  WDTCN = 0xDE;
  WDTCN = 0xAD;
  // Port Setup
  XBR0 = 0x0C;
                                      // HW UART routed to pins P0.0 and P0.1;
                                      // CEXO routed to pin P0.2.
  XBR2 = 0x40;
                                      // Enable crossbar, pull-ups enabled.
  PRTOCF = 0 \times 09;
                                      // P0.0 (HW TX), and P0.3 (SW TX)
                                      // configured for push-pull output.
  delay=256;
                                      // Delay >1 ms before polling XTLVLD.
  while (delay--);
  while (!(OSCXCN \& 0x80));
                                      // Wait until external crystal has
                                      // started.
  OSCICN = 0 \times 0 C;
                                      // Switch to external oscillator
  OSCICN = 0x88;
                                      // Disable internal oscillator; enable
                                      // missing clock detector.
                                      // Call Polled mode SW_UART test
  POLLED TEST();
                                      // routine.
// INTERRUPT TEST();
                                      // Call Interrupt mode SW UART test
                                      // routine.
                                      // Spin forever
  while (1);
//-----
// Functions
//-----
//-----
// INTERRUPT TEST: SW UART Interrupt Mode Test
// Test code to transmit and receive 15 characters to/from the HW UART (in interrupt
// mode), with SW_UART in interrupt mode.
// - Initializes and enables the SW UART & HW UART
// - Clears all test variables & counters
// - Transfers 15 characters from HW to SW UART, and 15 characters from SW to HW UART,
   simultaneously.
//
void INTERRUPT_TEST(void) {
```



```
SW UART INIT();
                                             // Initialize SW UART
   SW UART ENABLE();
                                             // Enable SW UART
   SREN = 1;
                                             // Enable SW UART Receiver
   SES = 1;
                                             // User-level interrupt support enabled.
   HW UART INIT();
                                             // Configure HW_UART for testing
                                              // routine.
   k=m=0;
                                             // Clear user ISR counters.
   HW DONE=0;
                                             // Clear transfer complete indicators
   SW DONE=0;
                                             // Enable HW UART interrupts
   IE |= 0x10;
   STI = 1;
                                              // Indicate transmit complete to
                                              // initiate first transfer.
   EIE2 \mid = 0x20;
                                             // Start SW TX by enabling
   PRT1IF \mid = 0x80;
                                             // and forcing an IE7 interrupt
   TI = 1;
                                             // Initiate a HW UART transmit
                                             // by forcing TX interrupt.
   while(!(HW DONE&SW DONE));
                                             // Wait for transfers to finish.
}
//-----
// POLLED TEST: SW UART Polled Mode Test
// Test code to transmit and receive 15 characters to/from the HW UART, with SW UART
// in polled mode.
// - Initializes and enables the SW UART & HW UART
// - Clears all test variables & counters
// - Sends 15 characters from the HW UART to be received by SW UART.
// - Sends 15 characters from the SW UART to be received by the HW UART.
void POLLED TEST(void) {
   SW UART INIT();
                                             // Initialize SW UART
   SW UART ENABLE();
                                             // Enable SW UART
   SREN = 1;
                                             // Enable SW UART Receiver
   SES = 0;
                                             // Disable user-level interrupt support.
   HW UART INIT();
                                             // Configure HW UART for testing
                                             // routine.
                                             // Clear test counter variables.
   k=m=0;
   HW DONE = 0;
                                             // Clear transfer complete indicators
   SW DONE = 0;
   IE | = 0x10;
                                             // Enable HW UART interrupts.
   TI = 1;
                                             // Initiate a HW UART transmit
                                              // by forcing TX interrupt.
// Receive 15 characters with SW UART; transmit with HW UART.
                                             // Run while SW UART Receiver
   while (SREN) {
                                             // is enabled.
                                             // If Receive Complete:
      if (SRI) {
                                             // Clear receive flag.
          SR = 0;
          SW BUF[k++] = RDR;
                                             // Read receive buffer.
                                             // If 15 characters have been received:
         if (k==15)
             SREN = 0;
                                             // Disable SW_UART Receiver.
```



```
// Indicate 15 characters received
      }
   }
   // Transmit 15 characters with SW UART; receive with HW UART.
   while (STXBSY);
                                           // Poll Busy flag.
   STXBSY = 1;
                                           // Claim SW UART Transmitter
   TDR=m++;
                                           // Load TX data.
                                           // Initiate first SW_UART TX
   CCF1=1;
                                           // by forcing a PCA module 1 interrupt.
   while(!SW DONE){
                                           // SW UART transmitting here
                                           // HW UART receiving.
      if (STI) {
                                           // If Transmit Complete:
         STI = 0;
                                           // Clear transmit flag.
         if (m<16) {
                                           // Transmit 15 characters.
                                          // Claim SW_UART Transmitter
            STXBSY = 1;
            TDR = m++;
                                          // Transmit, increment variable.
                                           // Force module 1 interrupt to
            CCF1 = 1;
                                           // initiate TX.
         else
                                           // If this is 15th character,
            SW DONE=1;
                                           // Indicate last character transmitted.
      }
   }
}
//-----
// HW UART INIT: HW UART Initialization Routine
// Sets up HW UART for use in SW UART testing.
// - HW UART in Mode 1
// - Timer 1 used as baud rate source, clocked by SYSCLK.
//
void HW UART INIT(void) {
   PCON \mid = 0x80;
                                           // SMOD=1 (HW UART uses Timer 1 overflow
                                           // with no divide down).
   TMOD = 0x20;
                                           // Configure Timer 1 for use by HW UART
   CKCON \mid = 0 \times 10;
                                           // Timer 1 derived from SYSCLK
   TH1 = -HW TIME COUNT;
                                           // Timer 1 initial value
                                           // Timer 1 reload value
   TL1 = -HW TIME COUNT;
   TR1 = 1;
                                           // Start Timer 1
   RI=0;
                                           // Clear HW UART receive and transmit
   TI=0;
                                           // complete indicators.
   SCON = 0x50;
                                           // Configure HW UART for Mode 1,
                                           // receiver enabled.
//-----
// SW UART INIT: SW UART initialization routine
// Prepares SW UART for use.
// - Configures PCA: Module 0 in negative capture mode; module 1 in software
   timer mode; PCA time base = SYSCLK/4; PCA interrupt disabled; PCA counter
// disabled.
// - Clears pending PCA module 0 and 1 interrupts
// - Resets TX and RX state variables
```

```
void SW_UART_INIT(void){
  PCAOCPMO = 0x10;
                                         // Module 0 in negative capture mode;
                                         // module 0 interrupt disabled.
  PCAOCPM1 = 0x48;
                                         // Module 1 in software timer mode;
                                         // module 1 interrupt disabled.
  PCAOCN = 0;
                                         // Leave PCA disabled
  PCAOMD = 0x02;
                                         // PCA timebase = SYSCLK/4; PCA counter
                                         // interrupt disabled.
  CCF0 = 0;
                                         // Clear pending PCA module 0 and
                                         // module 1 capture/compare interrupts.
  CCF1 = 0;
  SRI = 0;
                                         // Clear Receive complete flag.
  STI = 0;
                                         // Clear Transmit complete flag.
  SW TX = 1;
                                         // TX line initially high.
  STXBSY = 0;
                                         // Clear SW UART Busy flag
}
//-----
// SW UART ENABLE: SW UART Enable Routine
// Enables SW UART for use.
// - Enables PCA module 0 interrupts
// - Enables PCA module 1 interrupts
// - Starts PCA counter.
//
void SW_UART_ENABLE(void){
  PCA0CPM0 \mid = 0x01;
                                         // Enable module 0 (receive) interrupts.
  PCA0CPM1 \mid = 0x01;
                                         // Enable module 1 (transmit)
                                         // interrupts.
  CR = 1;
                                         // Start PCA counter.
                                         // Enable PCA interrupts
  EIE1 \mid = 0x08;
  EA = 1;
                                         // Globally enable interrupts
}
//-----
// Interrupt Service Routines
//-----
// PCA ISR: PCA Interrupt Service Routine.
// This ISR is triggered by both transmit and receive functions, for each bit that
// is transmitted or received.
// - Checks module 0 interrupt flag (CCF0); if set, services receive state.
// - Checks module 1 interrupt flag (CCF1); if set, services transmit state.
//
void PCA ISR(void) interrupt 9 {
  static char SUTXST = 0;
                                         // SW UART TX state variable
                                         // SW UART RX state variable
  static char SURXST = 0;
  static unsigned char RXSHIFT;
                                         // SW UART RX Shift Register
  unsigned int PCA TEMP;
                                         // Temporary storage variable for
```



```
// manipulating PCA module
                                            // high & low bytes.
// Check receive interrupt flag first; service if CCF0 is set.
if (CCF0) {
   CCF0 = 0;
                                           // Clear interrupt flag.
   switch (SURXST) {
      // State 0: START bit received.
      // In this state, a negative edge on SW TX has caused the interrupt,
      // meaning a START has been detected and the PCAOCPO registers have
      // captured the value of PCAO.
      // - Check for receive enable and good START bit
      // - Switch PCA module 0 to software timer mode
      // - Add 3/2 bit time to module 0 capture registers to sample LSB.
      // - Increment RX state variable.
      case 0:
          if (SREN & ~SW RX) {
                                           // Check for receive enable and a good
                                           // START bit.
             PCA_TEMP = (PCA0CPH0 << 8);  // Read module 0 contents into</pre>
             PCA TEMP |= PCA0CPL0;
                                           // PCA_TEMP.
             PCA TEMP += TH TIME COUNT;
                                          // Add 3/2 bit times to PCA TEMP
                                          // Restore PCAOCPLO and PCAOCPHO
             PCAOCPLO = PCA TEMP;
             PCAOCPHO = (PCA TEMP >> 8); // with the updated value
             PCAOCPMO = 0x49;
                                           // Change module 0 to software
                                           // timer mode, interrupts enabled.
             SURXST++;
                                           // Update RX state variable.
          }
          break;
      // States 1-8: Bit Received
      // - Sample SW_RX pin
      // - Shift new bit into RXSHIFT
      // - Add 1 bit time to module 0 capture registers
      // - Increment RX state variable
      case 1:
      case 2:
      case 3:
      case 4:
      case 5:
      case 6:
      case 7:
      case 8:
          RXSHIFT = RXSHIFT >> 1;
                                          // Shift right 1 bit
          if (SW RX)
                                           // If SW RX=1,
             RXSHIFT |= 0x80;
                                           // shift '1' into RXSHIFT MSB
          PCA TEMP = (PCA0CPH0 << 8);
                                          // Read module 0 contents into
          PCA TEMP |= PCA0CPL0;
                                           // PCA_TEMP.
          PCA TEMP += TIME COUNT;
                                           // Add 1 bit time to PCA TEMP
          PCAOCPLO = PCA TEMP;
                                           // Restore PCA0CPL0 and PCA0CPH0
```



```
PCAOCPHO = (PCA TEMP >> 8); // with the updated value
      SURXST++;
                                        // Update RX state variable.
      break;
   // State 9: 8-bits received, Capture STOP bit.
   // - Move RXSHIFT into RDR.
   // - Set SRI (indicate receive complete).
   // - Prepare module 0 for next transfer.
   // - Reset RX state variable.
   // - Trigger IE7 if user-level interrupt support is enabled.
   case 9:
                                        // Move received data to receive
      RDR = RXSHIFT;
                                        // register.
      SRI = 1;
                                        // Set receive complete indicator.
      PCAOCPMO = 0x11;
                                       // Switch module 0 to negative capture
                                        // mode; interrupt enabled for START
                                        // detection.
      SURXST = 0;
                                       // Reset RX state variable.
                                       // If user-level interrupt support
      if (SES) {
                                       // enabled
         EIE2 \mid = 0x20;
                                       // Enable IE7.
         PRT1IF \mid = 0x80;
                                       // Trigger IE7.
      break;
   }
// Check Transmit interrupt; service if CCF1 is set.
else if (CCF1) {
                                        // Clear interrupt flag
   CCF1 = 0;
   switch (SUTXST) {
      // State 0: Transmit Initiated.
      // Here, the user has loaded a byte to transmit into TDR, and set the
      // module 1 interrupt to initiate the transfer.
      // - Transmit START bit (drop SW TX)
      // - Read PCAO, add one bit time, & store in module 1 capture registers
      // for first bit.
      // - Increment TX state variable.
      case 0:
         SW TX = 0;
                                       // Drop TX pin as START bit.
          PCA TEMP = PCAOL;
                                       // Read PCA counter value into
          PCA TEMP \mid = (PCAOH << 8);
                                       // PCA TEMP.
          PCA TEMP += TIME COUNT;
                                       // Add 1 bit time.
          PCA0CPL1 = PCA TEMP;
                                      // Store updated match value into
          PCAOCPH1 = (PCA TEMP >> 8); // module 1 capture/compare registers.
          PCA0CPM1 \mid = 0x48;
                                        // Enable module 1 software timer.
```



```
SUTXST++;
                                  // Update TX state variable.
   break;
// States 1-9: Transmit Bit.
// - Output LSB of TDR onto TX
// - Shift TDR 1 bit right.
// - Shift a '1' into MSB of TDR for STOP bit in State 9.
// - Add 1 bit time to module 1 capture register
case 2:
case 3:
case 4:
case 5:
case 6:
case 7:
case 8:
case 9:
   SW TX = (TDR & 0 \times 01);
                                 // Output LSB of TDR onto SW TX pin.
                                  // Shift TDR right 1 bit.
   TDR >>= 1;
   TDR \mid = 0x80;
                                  // Shift '1' into MSB of TDR for
                                  // STOP bit in State 9.
   PCA TEMP = (PCAOCPH1 << 8); // Read module 1 contents into
   PCA TEMP |= PCA0CPL1;
                                  // PCA TEMP.
   PCA TEMP += TIME COUNT;
                                 // Add 1 bit time to PCA TEMP
                                 // Restore PCA0CPL1 and PCA0CPH1
   PCAOCPL1 = PCA TEMP;
   PCAOCPH1 = (PCA TEMP >> 8); // with the updated value
                                  // Update TX state variable.
   SUTXST++;
   break;
// State 10: Last bit has been transmitted. Transmit STOP bit
// and end transfer.
// - Transmit STOP bit
// - Set TX Complete indicator, clear Busy flag
// - Reset TX state
// - Prepare module 1 for next transfer.
// - Trigger IE7 interrupt if user-level interrupts enabled.
case 10:
   STI = 1;
                                  // Indicate TX complete.
   SUTXST = 0;
                                  // Reset TX state.
   SW TX = 1;
                                  // SW TX should remain high.
   PCAOCPM1 = 0x01;
                                  // Disable module 1 software timer;
                                  // leave interrupt enabled for next
                                  // transmit.
   if (SES) {
                                 // If user-level interrupt support
                                 // enabled:
       EIE2 \mid = 0x20;
                                  // Enable IE7.
      PRT1IF \mid = 0x80;
                                 // Trigger IE7.
   STXBSY = 0;
                                 // SW UART TX free.
   break;
}
```



```
}
}
//-----
// USER ISR: User SW UART Interrupt Service Routine (IE7 ISR)
// If interrupt-mode test code is enabled, this ISR
// transmits 15 characters and receives 15 characters. This routine is triggered each
// time a SW UART transmit or receive is completed.
// - Checks receive complete indicator, and services.
// - Checks transmit complete indicator, and services.
// - Checks for transmits or receives that completed during the ISR; if so, triggers the
// interrupt again.
//
void USER ISR(void) interrupt 19 {
                                          // IE7 Interrupt Service Routine
   PRT1IF &= \sim (0x80);
                                           // Clear IE7 interrupt flag
   if (SRI) {
                                           // If Receive Complete:
                                           // Clear receive flag.
     SRI = 0;
                                           // Read receive buffer.
      SW BUF [k++] = RDR;
      if (k==15) {
                                           // If 15 characters have been received:
                                           // Disable SW UART Receiver.
         SREN=0;
                                           // Indicate 15 characters received.
         }
      }
   else if (STI) {
                                           // If Transmit Complete:
     STI = 0;
                                           // Clear transmit flag.
      if (m<15) {
                                          // If less than 15 characters:
         STXBSY = 1;
                                           // Claim SW UART Transmitter.
        TDR = m++;
                                           // Increment variable, transmit.
         CCF1 = 1;
                                           // Force module 1 interrupt to initiate
      }
                                           // TX
     else
       SW DONE=1;
                          // Indicate last character transmitted.
   }
   if (STI|SRI)
                                           // If SRI or STI is set, re-trigger
     PRT1IF |= 0x80;
                                           // interrupt to service.
}
//-----
// HW UART ISR: Hardware UART Interrupt Service Routine
// Transmits characters from 1 to 15, and receives 15 characters.
// - Checks receive interrupt, and services.
// - Checks transmit interrupt, and services.
void HW UART ISR(void) interrupt 4 {
  static char i=0;
                                           // Transmit data variable.
   static char j=0;
                                          // Receive data index.
   static idata char HW BUF[20];
                                          // Receive data buffer.
  if (RI) {
                                          // If Receive Complete:
                                           // Clear receive flag
      RI=0:
      HW BUF[j++] = SBUF;
                                           // Read receive buffer
                                           // If 15 characters received:
      if (j==15)
                                           // Disable HW_UART receiver.
         REN=0;
```



# **AN115**

```
}
                                              // If Transmit Complete:
   else if (TI) {
      TI = 0;
                                              // Clear transmit flag
      if (i<15)
                                              // If characters left to transmit:
                                              // Increment variable, transmit.
         SBUF=i++;
                                              // If 15 characters transmitted,
      else
                                              // Indicate HW TX finished.
         HW_DONE=1;
   }
}
// End of Example 1, Software UART with PCA
```



```
;------
  Cygnal, INC.
  FILE NAME : AN015 2.ASM
  TARGET MCU : C8051F0xx
  DESCRIPTION: Example source code for a software UART
; IMPLEMENTATION NOTES:
  - uses Timer0 in Mode3 (two 8-bit timers)
  - TimerO run/overflow is used for RX state machine
 - Timer1 overflow is used for TX state machine
 - 8N1, no Framing error detection
 - uses IE7 as user-level interrupt
 - uses single-byte PC offset for state table implementation
; - uses /INTO falling as START bit detect (primitive START bit verification)
;-----
;-----
; EQUATES
;-----
$MOD8F000
; SW UART constants
SW TX GPIO EQU
              P0.4
                               ; SW UART TX GPIO pin (can be any GPIO pin)
SW RX GPIO
         EQU
                P0.2
                                ; SW UART RX GPIO pin (must be /INTO)
TIME COUNT
         EQU
                320
                                ; Note: 320 is the limit for reliable
                                ; FD operation...
                                ; FOR SYSCLK = 18.432 MHz:
                                  115200 = 160
                                  57600 = 320
                                ; 38400 = 480
                                ; 19200 = 960
                                ; 9600 = 1920
                                ; 4800 = 3840
                                ; 2400 = 7680
TX CORR
          EQU
                                ; (41) Timer preload correction value in
                41
                                ; cycles for TX
RX CORR
          EQU
                47
                                ; (47) Timer preload correction value in
                                ; cycles for RX
THALF CORR
          EQU
                113
                                ; (113) Timer preload correction value for
                                ; 3/2 RX
TX BT
          EQU
                TIME COUNT - TX CORR; actual 16-bit bit counter cycle value
                                ; TX
RX BT
          EQU
                TIME COUNT - RX CORR; actual 16-bit bit counter cycle value
                                ; RX
THALF BT
          EQU
                TIME COUNT*3/2 - THALF CORR; actual 16-bit 1.5 bit cycle value
                                ; RX
RX BUFSIZE
          EQU
                16
                                ; size of RX buffer in chars
;-----
; VARIABLES
```



```
BSEG
         org 0h
                  1
SRI:
         DBIT
                             ; SW UART Receive complete flag
STI:
         DBIT
                  1
                             ; SW UART Transmit complete flag
         DBIT
                             ; SW UART TX BSY flag
STXBSY:
                  1
                   1
         DBIT
SREN:
                             ; SW UART RX Enable
SES:
         DBIT
              1
                             ; SW UART user-Interrupt Support Enable
DSEG at 30h
TDR:
RDR:
         DS
                   1
                             ; SW UART TX data register
         DS
                   1
                             ; SW UART RX data register
RXSHIFT:
                   1
                             ; SW UART RX shift register
SURXST:
         DS
                             ; SW UART RX state variable
SUTXST:
         DS
                   1
                             ; SW UART TX state variable
         DS
                   1
                             ; MSB of 16-bit bit timer for SW UART RX
BCRHI:
BCTHI:
         DS
                   1
                             ; MSB of 16-bit bit timer for SW UART TX
;test variables
                             ; write pointer to RX message buffer
RX_TAIL: DS
                    1
         DS
TX VAL:
                    1
                             ; value to transmit
;-----
; Indirect address space variables
ISEG at 80h
                   RX BUFSIZE ; RX message buffer
RX BUF:
        DS
;-----
; STACK
STACK TOP:
                              ; placeholder in symbol table for
                              ; beginning of hardware stack
;------
; MACRO DEFINITIONS
;------
; RESET AND INTERRUPT VECTOR TABLE
;-----
CSEG
          orq
               00h
          ljmp Reset
                             ; RESET initialization vector
          org
               03h
          ljmp
               INTO ISR
                             ; Software UART RX START bit detect
          orq
          ljmp
               Timer0 ISR
                            ; Software UART RX state machine interrupt
          org
          ljmp
              Timer1 ISR
                             ; Software UART TX state machine interrupt
          orq
               9bh
          ljmp IE7_ISR
                             ; user-level Software UART interrupt
```



```
;-----
; MAIN PROGRAM CODE
;-----
          org
               0B3h
Main:
               PolledRX PolledTX ; leave one of these lines uncommented
          ajmp
          ajmp
               InterruptRX InterruptTX; leave one of these lines uncommented
                               ; spin forever...
          sjmp
;-----
; MAIN SUBROUTINES
;-----
; PolledRX PolledTX
;-----
; This routine demonstrates polled access to the SW UART.
; The transmitter transmits a sequence from \$00 to \$ff
; The receiver receives characters and stores them in a circular buffer.
PolledRX PolledTX:
                              ; initialize SW UART (leave in a
          acall SW UART Init
                               ; disabled state)
          setb
               SREN
                               ; enable SW UART receiver
          clr
               SES
                               ; disable user-level interrupt
                               ; support
                              ; enable SW UART
          acall SW UART Enable
          ; transmit message -- polled mode
          jb STXBSY, $
                            ; wait for SW TX available
          ; transmit chars $00 to $ff
          clr
TX LOOP:
               STXBSY
                              ; claim SW UART Transmitter
          setb
               TDR, a
                               ; write char to transmit data reg
          WO.M
          setb ET1
                               ; initiate SW TX operation
          inc
                              ; set next value to write
                              ; wait for TX complete
          jnb
               STI, $
          clr
               STI
                               ; clear TX complete indicator
          jnz TX LOOP
TX LOOP END:
          mov
              RX TAIL, #RX BUF ; initialize TAIL pointer
; receive message -- polled mode
RX LOOP:
          mov
               r0, RX TAIL
                               ; indirect address to write character to
               SRI, $
                               ; wait for RX character
          jnb
          clr
               SRI
                               ; clear RX complete indicator
          mov
               @r0, RDR
                               ; store it
               RX_TAIL ; advance TAIL pointer a, RX_TAIL ; handle TAIL wrapping
          inc
          mov
               a, #-(RX BUF + RX BUFSIZE)
          add
```



```
jnc
               RX LOOP
          mov
               RX TAIL, #RX BUF ; wrap TAIL
          sjmp
               RX LOOP
                               ; repeat forever...
;------
; InterruptRX InterruptTX
;-----
; This routine demonstrates interrupt access to the SW UART.
; The receiver receives characters and stores them in a circular buffer.
; Both the transmit and receive routines are located in the IE7 ISR handler.
InterruptRX InterruptTX:
          acall SW UART Init
                               ; initialize SW UART (leave in a
                               ; disabled state)
          setb
               SES
                               ; Enable user-level interrupt support
          setb SREN
                               ; Enable SW UART receiver
               RX TAIL, #RX BUF
                               ; initialize TAIL pointer
          acall SW UART Enable
                               ; enable SW UART
          setb STI
                               ; kick-start SW UART transmitter
          orl
               EIE2, #00100000b
                              ; by enabling IE7
               PRT1IF, #10000000b; and activating IE7
          sjmp
;-----
:-----
;-----
; Reset Interrupt Vector
; This routine initializes the device and all peripherals and variables.
  - External oscillator started (SYSCLK will be switched to external osc.
    once XTLVLD goes high)
  - Watchdog timer is disabled
  - Crossbar and GPIO output modes are defined
   - H/W stack pointer is initialized
   - interrupt priorities and enables are initialized here
    - /INTO
    - Timer0
    - Timer1
Reset:
          mov
               OSCXCN, #01100110b ; Enable Crystal osc., divide by 1 mode
                                ; XFCN = '110' for 18.432 MHz crystal
                                ; External oscillator will be selected
                                ; below after XTLVLD has gone high
                                ; indicating that the external osc
                                ; has started and settled (several
                                ; hundred microseconds from now).
          mov
               WDTCN, #0deh
                               ; disable watchdog timer
               WDTCN, #0adh
          mov
```



```
; set up Crossbar and Port I/O
                  XBR0, #00000100b ; enable HW UART on P0.0 (TX), P0.1 (RX)
            mov
                  XBR1, #10000100b ; enable /INTO on P0.2; /SYSCLK on P0.3
            mov
                  XBR2, #01000000b ; enable crossbar w/ pull-ups enabled
            orl
                  PRTOCF, #00011101b ; enable P0.0, 0.2, 0.3, and 0.4 as push-pull
                                     ; PO.4 is SW UART TX pin
                                      ; PO.2 is SW UART RX pin
            orl
                   PRT1CF, #01000000b ; enable P1.6 (LED on target board) as
                                      ; push-pull
                  SP, #STACK TOP
                                    ; init stack pointer to end of allocated RAM
            mov
            ; Wait >1 ms before checking external crystal for stability
            mov
                  r0, a
                                     ; Clear r0
            djnz r0, $
                                     ; Delay ~380 μs
            djnz
                  r0, $
                                     ; Delay ~380 μs
                                     ; Delay ~380 μs
            djnz
                  r0, $
OSC_WAIT:
            mov
                  a, OSCXCN
                                    ; spin here until crystal osc is stable
                  acc.7, OSC WAIT
            jnb
                  OSCICN, \#00001000b ; Select external osc. as
            orl
                                     ; system clock source
                  OSCICN, #NOT(00000100b); Disable internal oscillator
            orl
                  OSCICN, #10000000b ; Enable missing clock detector
                                      ; this must be done AFTER
                                      ; selecting external osc as system
                                      ; clock source
            setb
                                     ; enable GLOBAL interrupts
            ljmp Main
;-----
; Timer0 ISR / INTO ISR
; These interrupts start and drive the SW UART receive state machine
SWRX STATE TABLE:
                                     ; each table entry is 1 byte
            SWRX SO - SWRX STATE TABLE; IDLE / START detect
            SWRX S1 - SWRX STATE TABLE; b0
            SWRX_S2 - SWRX_STATE_TABLE ; b1
   DB
            SWRX_S3 - SWRX_STATE_TABLE ; b2
   DB
            SWRX S4 - SWRX STATE TABLE; b3
   DB
            SWRX S5 - SWRX STATE TABLE; b4
   DB
            SWRX S6 - SWRX STATE TABLE; b5
            SWRX S7 - SWRX STATE TABLE; b6
            SWRX S8 - SWRX STATE TABLE; b7
   DB
            SWRX S9 - SWRX STATE TABLE; STOP bit capture
INTO ISR:
Timer0 ISR:
                  PSW
                                    ; resource preservation
            push
            push
                  acc
```



```
a, BCRHI
                                        ; if BCRHI is non-zero, we need to roll
             mov
                                        ; through the timer again...
                    SWRX PROCESS STATE
             jΖ
             dec
             ajmp
                    Timer0 ISR EXIT
SWRX PROCESS STATE:
             push
                    DPH
                                       ; resource preservation
             push
                    DPL
             mov
                    a, SURXST
                                        ; read state offset from table
                    DPTR, #SWRX STATE TABLE
             mov
                    a, @A+DPTR ; 'a' now contains state offset (PC)
             movc
             jmp
                    @A+DPTR
                                        ; execute state
Timer0 ISR END:
                                        ; ALL RX states return here
                    DPL
                                        ; resource restoration
             pop
                    DPH
             pop
Timer0 ISR EXIT:
             pop
                    acc
                                       ; resource restoration
             pop
                    PSW
             reti
;SWRX S0: RX IDLE state
; At this point, a falling edge has been detected on /INTO.
; We first check to see if the SW UART receiver is enabled. If it is, we check
; once to see if the RX pin is still low (START bit valid). If it is, we set up
; TimerO to count for 3/2 bit time in order to capture the LSB. Here, we also
; disable /INTO interrupts.
  - Check for SREN = '1': IF '1':
             - Load TLO with 3/2 bit time value
             - Start Timer
             - Enable TFO interrupt
             - Disable /INTO interrupt
             - INC state variable to S1
  - IF SREN = '0' (SW UART RX disabled)
             - exit gracefully, next state is S0
SWRX S0:
             jnb
                    SREN, SWRX SO END
                                        ; Check to see if SW UART RX is enabled
                                        ; if not, exit and remain at IDLE state
             jb
                    SW RX GPIO, SWRX SO END; check to see if START bit is good
             clr
                    EX0
                                        ; disable /INTO
             clr
                    TR0
                                        ; Stop Timer0 (low)
             clr
                    TFO
                                        ; Clear any pending interrupts
                    BCRHI, #HIGH(THALF BT); set Timer0 (low) + BCRHI for 1.5 bit
             mov
                    TLO, #-LOW(THALF BT); times from now (we assume the start
                                        ; bit is good)
             setb
                    ET0
                                        ; enable TimerO interrupts
             setb
                    TR0
                                        ; Start TimerOL
             inc
                    SURXST
                                        ; next state is SWRX_S1 (we assume START bit
                                        ; is good)
```



```
SWRX SO END:
                    Timer0 ISR END
             ajmp
;SWRX S1 thru SWRX S8: Capture b0..b7
; At this point, we've determined that the START bit is valid, and we're going to
; query RX GPIO at bit intervals, shifting the results into RXSHIFT.
  - If BCRHI is non-zero, then we need to spin through the timer again
             - DEC BCRHI
             - let timer roll over on its own
             - leave state as is
  - If BCRHI is zero:
             - stop timer
             - Move RX GPIO state into Carry
             - Right shift Carry into RXSHIFT
             - set up timer to capture the next bit
             - enable timer
             - advance state variable
SWRX S1:
SWRX S2:
SWRX S3:
SWRX_S4:
SWRX S5:
SWRX S6:
SWRX S7:
SWRX S8:
             clr
                    TR0
                                        ; Stop TimerO (low)
             clr
                    TF0
                                        ; Clear any pending interrupts
                    BCRHI, #HIGH(RX BT); load bit time value into 16-bit virtual
             mov
                                        ; counter
                    TLO, #-LOW(RX BT)
             mov
             setb
                    TR0
                                        ; START RX bit timer
             mov
                    C, SW RX GPIO
                                        ; Move RX state into Carry prior to rshift
                    a, RXSHIFT
             mov
             rrc
                                        ; right shift Carry into shift register
             mov
                    RXSHIFT, a
                                        ; re-store
                                        ; advance state variable
             inc
                    SURXST
SWRX S2 END:
             ajmp
                   Timer0 ISR END
;SWRX S9: Capture STOP bit
; At this point, we've shifted all the data bits into RXSHIFT, and we're ready to
; sample the STOP bit. Here, we indicate that we've received a character, and reset
; the state machine back to IDLE. In this implementation, we don't actually capture
; the STOP bit; we assume it's good. Here's where we would add support for Framing
; Error detection.
 - If BCRHI is non-zero, then we need to spin through the timer again
             - DEC BCRHI
             - let timer roll over on its own
             - leave state as is
   - If BCRHI is zero:
             - stop timer
```



```
- Move RXSHIFT into RDR
            - Set SRI
            - Disable timer interrupt
            - Enable /INTO interrupt
            - Reset state variable to IDLE
            - Check to see if User-level interrupt support is enabled (EIS): If so:
                   - Enable IE7
                   - Toggle P1.7 to activate IE7
SWRX_S9:
            clr
                   TR0
                                      ; Stop TimerOL
            mov
                   RDR, RXSHIFT
                                      ; move data from shift reg to data reg
            set.b
                   SRI
                                      ; set SW UART SRI bit to indicate RX complete
            clr
                   ET0
                                      ; Disable TimerOL interrupt
            clr
                   IE0
                                      ; Disable pending /INTO interrupts
            setb
                   EX0
                                      ; Enable /INTO interrupt
                   SURXST, #00
                                      ; reset RX state to IDLE
            mov
            jnb
                   SES, SWRX S9 END
                                      ; check to see if user-level interrupt
                                      ; support is enabled
            orl
                   EIE2, #00100000b
                                      ; enable IE7; leave priority alone
             orl
                   PRT1IF, #10000000b ; activate IE7
SWRX S9 END:
                   Timer0 ISR END
            ajmp
;------
; Timer1 ISR (note that this is actually called by the upper-half of Timer0
  which is operating in Mode 3)
; This interrupt drives the SW UART transmit state machine
SWTX STATE TABLE:
                                      ; each table entry is 1 byte; 11 entries
                                      ; total
   DB
            SWTX S0 - SWTX STATE TABLE; START bit
   DB
            SWTX S1 - SWTX STATE TABLE; b0
            SWTX S2 - SWTX STATE TABLE; b1
   DB
   DB
            SWTX S3 - SWTX STATE TABLE; b2
            SWTX S4 - SWTX STATE TABLE; b3
            SWTX_S5 - SWTX_STATE_TABLE; b4
   DB
            SWTX S6 - SWTX STATE TABLE; b5
   DB
            SWTX S7 - SWTX STATE TABLE; b6
   DB
            SWTX S8 - SWTX STATE TABLE; b7
   DB
            SWTX S9 - SWTX STATE TABLE; STOP bit onset edge
            SWTX_S10 - SWTX_STATE_TABLE; STOP bit terminus
Timer1 ISR:
                   PSW
            push
                                      ; resource preservation
            push
                   acc
            mov
                   a, BCTHI
                                      ; if BCTHI is non-zero, we need to roll
                                      ; through the timer again...
                   SWTX PROCESS STATE
             jΖ
                   BCTHI
            dec
             ajmp
                   Timer1 ISR EXIT
SWTX PROCESS_STATE:
            push DPH
                                      ; resource preservation
```



```
push
                    DPL
             mov
                    a, SUTXST
                                        ; read state offset from table
             mov
                    DPTR, #SWTX STATE TABLE
             movc
                    a, @A+DPTR
                                        ; acc now contains state offset
             jmp
                    @A+DPTR
                                        ; execute State x
Timer1 ISR END:
                                        ; ALL TX states return here
             pop
                    DPL
                                        ; resource restoration
                    DPH
             gog
Timer1 ISR EXIT:
                                        ; resource restoration
             pop
                    acc
             pop
                    PSW
             reti
;SWTX S0: TX START bit state
; At this point, user code has placed the char to be transmitted in TDR and has
; called the Timer1 interrupt handler explicitly by setting TF1.
  - Clear STI
  - Drop TX GPIO (START bit onset edge)
  - Configure THO, BCTHI for next bit time, which will be the LSB
  - Enable THO
  - Set next state to SWTX S1
SWTX S0:
                    BCTHI, #HIGH(TX BT); load bit time value into 16-bit virtual
             mov
                                        ; counter
                    THO, #-LOW(TX BT)
             mov
             clr
                    SW TX GPIO
                                        ; START bit onset edge
             clr
                    TF1
                                        ; clear any pending interrupts
             inc
                    SUTXST
                                        ; next state is SWTX S1
SWTX SO END:
             ajmp
                   Timer1 ISR END
;SWTX S1 thru SWTX S9: TX b0..b7 and STOP bit
; At this point, we start shifting the character in TDR out the TX GPIO pin, bit
; by bit, one bit per state transition. We shift in an extra '1' at the MSB which
; becomes the STOP bit.
  - If BCTHI is non-zero, then we need to spin through the timer again
             - DEC BCTHI
             - let timer roll over on its own
             - leave state as is
   - If BCTHI is zero:
             - stop timer
;
             - set up timer for next bit
             - right-shift TDR
             - enable timer
             - output bit
             - advance state variable
SWTX S1:
SWTX S2:
SWTX S3:
SWTX S4:
SWTX S5:
SWTX S6:
```



```
SWTX S7:
SWTX S8:
SWTX S9:
                  BCTHI, #HIGH(TX BT); load bit time value into 16-bit virtual
            mov
                                     ; counter
            mov
                  THO, #-LOW(TX BT)
            mov
                  a, TDR
                                     ; right shift next bit to transmit into Carry
                                     ; shift STOP bit into MSB
            setb
            rrc
                  а
                                     ; re-store value
            mov
                  TDR, a
                  SW TX GPIO, C
            mov
                                    ; output bit on GPIO pin
            clr
                  TF1
                                     ; clear any pending interrupts
                  SUTXST
                                    ; advance to next state
            inc
SWTX S1 END:
                  Timer1_ISR_END
            ajmp
;SWTX S10 STOP bit complete / reset to IDLE
; At this point, we've shifted the STOP bit out, and we're ready to reset the state
; machine and indicate transmit complete, including initiating a user-level interrupt
; if it's enabled.
  - If BCTHI is non-zero, then we need to spin through the timer again
            - DEC BCTHI
            - let timer roll over on its own
            - leave state as is
  - If BCTHI is zero:
            - stop timer
            - set STI
            - clear STXBSY
            - check for IE7 support, and activate if enabled
            - set state variable to S0
SWTX_S10:
            clr
                  ET1
                                     ; Disable Timer1 interrupts
            setb TF1
                                     ; Force a pending Timer1 interrupt. This
                                      ; allows the Enable Timer1 interrupt
                                      ; operation to immediately trigger a
                                     ; transmit operation
                  SUTXST, #00h
                                    ; reset state variable to IDLE state
            mov
                 STI
                                      ; Set STI to indicate transmit complete
            seth
            clr
                  STXBSY
                                     ; Clear TXBSY to indicate transmitter
                                     ; available
                  SES, SWTX\_S10\_END ; activate user-level interrupt IE7 if
            jnb
                                     ; enabled
                 EIE2, #00100000b
            orl
                                    ; enable IE7; leave priority alone
            orl
                  PRT1IF, #10000000b ; activate IE7
SWTX S10 END:
            ajmp Timer1_ISR_END
;------
; IE7 ISR
; This is the user-level interrupt handler for the SW UART. Note: this code
; MUST check both SRI and TRI, and if both are set, it must handle one case, and
; re-trigger IE7 for the other case (or handle it in the same call) if that case
```



```
; is interrupt handled. This is not required, for example, if the RX case is
; handled in the interrupt and the TX case is polled.
; Note, if the TX case is polled, STI should not be cleared here.
; In this example, if SRI is set, indicating that a character was received by
; the SW UART, that received character is stored in a circular buffer (RX BUF).
; If STI is set, indicating transmit complete, the character stored in TX VAL
; is transmitted (and post incremented).
IE7 ISR:
                    PSW
             push
             push
                    acc
             an1
                    PRT1IF, #NOT(10000000b); clear IE7
             ibc
                    SRI, SW RX HANDLE
                                       ; handle receive first, since
                                        ; it's the most sensitive to
                                        ; latency
             jbc
                    STI, SW TX HANDLE
                                      ; handle TX case
IE7 ISR END:
             pop
                    acc
             pop
                    PSW
             reti
                                        ; all IE7 ISR routines return here...
SW RX HANDLE:
                                       ; resource preservation
             push
                    ar0
                                       ; point r0 to location to store
             mov
                    r0, RX TAIL
                    @r0, RDR
                                       ; read value into buffer
             mov
             inc
                    RX TAIL
                                       ; update the TAIL pointer
             mov
                    a, RX TAIL
                                       ; wrap pointer if necessary
             add
                    a, #-(RX BUF+RX BUFSIZE)
             jnc
                    SW RX HANDLE END
             mov
                    RX TAIL, #RX BUF
                                      ; wrap the pointer
SW RX HANDLE END:
             jnb
                    STI, NO TX PENDING ; if TX interrupt is pending,
             orl
                    PRT1IF, #10000000b ; activate it (IE7)
NO TX PENDING:
                    ar0
             gog
                    IE7 ISR END
             ajmp
SW TX HANDLE:
                                      ; claim SW UART Transmitter
             setb
                    STXBSY
             mov
                    TDR, TX VAL
                                      ; load byte to transmit into TDR
             setb
                    ET1
                                      ; start SW UART transmitter
             inc
                    TX VAL
                                       ; next byte to store
SW TX HANDLE END:
             jnb
                    SRI, NO RX PENDING ; if RX interrupt is pending,
                    PRT1IF, #10000000b ; activate it (IE7)
             orl
NO RX PENDING:
                    IE7_ISR_END
             ajmp
                                        ; exit
; SUBROUTINES
```



```
;-----
; SW UART SUBROUTINES (non-user code)
;-----
;------
; SW UART Init
; Init:
 - /INTO is falling-edge triggered
 - TimerO in Mode 3, (2) 8-bit timers, interrupt handlers for TLO, THO (TFO, TF1)
   timers initially disabled...
 - RX/TX State machines and state variables
; - SW UART TX state machine and RX state machine operate at HIGH priority
SW UART Init:
           ; Init /INTO
           clr
               EX0
                                ; disable /INTO interrupts
           setb IT0
                                 ; /INTO is falling-edge triggered
           clr
                TEO
                                 ; forcibly clear /INTO interrupt flag
           setb PX0
                                 ; /INTO is HIGH priority interrupt
           ; Init Timer0
                                ; disable TimerO interrupts
           clr ET0
           clr ET1
                                ; disable Timer1 interrupts
           clr TR0
                                ; Timer0 off
                                ; Timer1 off
           clr TR1
           clr TF0
                                ; forcibly clear interrupt flags
           clr TF1
           orl TMOD, #00000011b ; Timer0 in Mode 3 (2) 8-bit timers
           anl TMOD, \#NOT(00001100b); GATE0=0; C/T0 = 0
           orl CKCON, #00001000b ; TimerO uses system clock as time base
           set.b
                                 ; TimerO interrupt is HIGH priority
           setb
               PT1
                                 ; Timer1 interrupt is HIGH priority
           ; User-level interrupt (IE7) is initialized explicitly by the state
           ; machines
           ; Init State Machines and Variables
                       ; Init state machines
                SURXST, a
                                ; RX state variable
                                ; TX state variable
           mov
                SUTXST, a
                                ; RX bit timer MSB
                BCRHI, a
           mov
                                ; TX bit timer MSB
                BCTHI, a
           mO77
                                ; Disable user-level interrupt support
           clr
                                ; Disable SW UART receiver
                SREN
           clr
                               ; clear TXBSY indicator
           clr
                TXBSY
                               ; clear RX complete indicator
           clr SRI
           clr STI
                                ; clear TX complete indicator
           ret.
;-----
; SW UART Enable
; The SW UART is enabled by enabling the interrupt handlers that move the transmit
; and receive state machines from their IDLE states to their corresponding next
; states. /INTO transitions the RX state machine from IDLE to START. Timer1,
; which is called explicitly by the user code (setb TF1), transitions the
; transmit state machine from IDLE/START to TX LSB.
```



```
; The user-level interrupt (IE7) is enabled in the state machines themselves
; after polling EIS (external interrupt support).
SW UART Enable:
           clr
               IE0
                                ; clear pending /INTO interrupts
                                 ; Force a pending Timer1 interrupt
           setb TF1
                                 ; enable /INTO interrupts
           setb EX0
                                 ; keep Timer1 interrupts disabled
           clr
                ET1
           setb
                TR1
                                ; Enable Timer1
          ret
;-----
; SW UART Disable
; The SW UART is disabled by disabling all of its state machine interrupts,
; including the user-level interrupt (IE7), if the status register indicates that
; it's enabled.
SW_UART_Disable:
           clr
                EX0
                                 ; disable /INTO interrupts
           clr
                ET0
                                 ; disable TimerO interrupts
           clr
                ET1
                                 ; disable Timer1 interrupts
           jnb SES, SW UART Dis End; check to see if IE7 use is enabled
           anl EIE2, #NOT(00100000b); disable IE7 interrupts
SW UART Dis End:
;-----
; End of file.
; End of Example 2, Software UART with Timer 0.
END
```



#### **AN115**

#### **Contact Information**

Silicon Laboratories Inc. 4635 Boston Lane Austin, TX 78735 Tel: 1+(512) 416-8500

Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032 Email: productinfo@silabs.com Internet: www.silabs.com

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.

Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc.

Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.

